Storage Informer
Storage Informer

Massive cache for 8-core processor designed for high performance, low power and high yield

by on Jul.20, 2009, under Storage

Massive cache for 8-core processor designed for high performance, low power and high yield

Intel recently described a 24MB 24-way set associative 8-ported 3rd level cache for an upcoming 8-core Intel® Xeon® Processor with design emphasis on high density, low power and design reuse. It features a 0.3816 μm2 bit cell in a 45nm high-k metal gate technology using 9 copper interconnect layers. Sleep transistors are used extensively to minimize the leakage power. A shutoff option is available to eliminate the leakage power in disabled portions of the cache. Fine-grained clock gating is implemented to reduce dynamic power. A separate power supply for the cache allows it to be run at the lowest operating voltage to minimize power consumption while meeting the frequency target. During shutoff, the power supply of the SRAM can be as low as 0.36V, which saves approximately 83% of leakage power. There is an extensive redundancy scheme to ensure the manufacturability of the processor. Together, these features enable Intel to produce a massive 45nm cache, which in turn enables a very high performance, yet also very energy-efficient, Intel Xeon processor. Details were presented recently at the 2009 VLSI Circuits Symposium in Kyoto, Japan.

Comments (0)

URL: http://feedproxy.google.com/~r/IntelBlogs/~3/Epqnp858qlA/massive_cache_for_8-core_proce.php

:, , , , , ,

Leave a Reply

Powered by WP Hashcash

Looking for something?

Use the form below to search the site:

Still not finding what you're looking for? Drop a comment on a post or contact us so we can take care of it!

Visit our friends!

A few highly recommended friends...